Part Number Hot Search : 
00M16 DT70V NE555 ZR423 ADC2050 F2134 RTL8201 MPX5010
Product Description
Full Text Search
 

To Download 74LVC74A Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 INTEGRATED CIRCUITS
DATA SHEET
74LVC74A Dual D-type flip-flop with set and reset; positive-edge trigger
Product specification Supersedes data of 1998 Jun 17 2002 Jun 18
Philips Semiconductors
Product specification
Dual D-type flip-flop with set and reset; positive-edge trigger
FEATURES * 5 V tolerant inputs for interfacing with 5 V logic * Wide supply voltage range from 1.2 to 3.6 V * CMOS low power consumption * Direct interface with TTL levels * Inputs accept voltages up to 5.5 V * Complies with JEDEC standard no. 8-1A * Specified from -40 to +85 C and -40 to +125 C. DESCRIPTION
74LVC74A
The 74LVC74A is a high-performance, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families. The 74LVC74A is a dual positive edge triggered D-type flip-flop with individual data (D) inputs, clock (CP) inputs, set (SD) and (RD) inputs, and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. Information on the data input is transferred to the Q output on the LOW-to-HIGH transition of the clock pulse. The D inputs must be stable one set-up time prior to the LOW-to-HIGH clock transition, for predictable operation. Schmitt-trigger action at all inputs makes the circuit highly tolerant to slower input rise and fall times.
QUICK REFERENCE DATA GND = 0 V; Tamb = 25 C; tr = tf 2.5 ns. SYMBOL tPHL/tPLH PARAMETER propagation delay nCP to nQ, nQ nSD to nQ, nQ nRD to nQ, nQ fmax CI CPD Notes 1. CPD is used to determine the dynamic power dissipation (PD in W). PD = CPD x VCC2 x fi + (CL x VCC2 x fo) where: fi = input frequency in MHz; fo = output frequency in MHz; CL = output load capacitance in pF; VCC = supply voltage in Volts; (CL x VCC2 x fo) = sum of the outputs. 2. The condition is VI = GND to VCC. maximum clock frequency input capacitance power dissipation capacitance per gate VCC = 3.3 V; notes 1 and 2 CL = 50 pF; VCC = 3.3 V CL = 50 pF; VCC = 3.3 V CL = 50 pF; VCC = 3.3 V CL = 50 pF; VCC = 3.3 V 2.5 2.5 2.5 250 4.0 15 ns ns ns MHz pF pF CONDITIONS TYPICAL UNIT
2002 Jun 18
2
Philips Semiconductors
Product specification
Dual D-type flip-flop with set and reset; positive-edge trigger
ORDERING INFORMATION PACKAGE TYPE NUMBER TEMPERATURE RANGE 74LVC74AD 74LVC74ADB 74LVC74APW FUNCTION TABLES Table 1 See note 1. INPUT nSD L H L Table 2 nRD H L L See note 1. INPUT nSD H H nRD H H nCP nD L H OUTPUT nQn+1 L H nQn+1 H L nCP X X X nD X X X OUTPUT nQ H L H nQ L H H -40 to +125 C -40 to +125 C -40 to +125 C PINS 14 14 14 PINNING PIN 1 2 3 4 5 6 7 8 9 10 11 12 13 14 SYMBOL 1RD 1D 1CP 1SD 1Q 1Q GND 2Q 2Q 2SD 2CP 2D 2RD VCC PACKAGE SO SSOP TSSOP
74LVC74A
MATERIAL plastic plastic plastic
CODE SOT108-1 SOT337-1 SOT402-1
DESCRIPTION asynchronous reset-direct input (active LOW) data inputs clock input (LOW-to-HIGH, edge-triggered) asynchronous set-direct input (active LOW) true flip-flop outputs complement flip-flop outputs ground (0 V) complement flip-flop outputs true flip-flop outputs asynchronous set-direct input (active LOW) clock input (LOW-to-HIGH, edge-triggered) data inputs asynchronous reset-direct input (active LOW) supply voltage
Note to Tables 1 and 2 1. H = HIGH voltage level; L = LOW voltage level; X = don't care; = LOW-to-HIGH CP transition; Qn+1 = state after the next LOW-to-HIGH CP transition.
2002 Jun 18
3
Philips Semiconductors
Product specification
Dual D-type flip-flop with set and reset; positive-edge trigger
74LVC74A
handbook, halfpage
1RD 1D 1CP 1SD 1Q 1Q GND
1 2 3 4 5 6 7
MNA417
14 VCC 13 2RD 12 2D
handbook, halfpage
4 10 1SD 2SD 2 12 3 11 SD 1Q 1D Q D 2D 2Q 1CP CP 2CP FF 1Q Q 2Q RD 1RD 2RD 1 13
MNA418
5 9
74
11 2CP 10 2SD 9 2Q
6 8
8 2Q
Fig.1 Pin configuration.
Fig.2 Logic diagram.
handbook, halfpage
4
1SD SD D CP FF Q RD 1Q 6 Q
2
handbook, halfpage
1D 1CP
1Q
5
4 3 2 1
S C1 1D R
5
3
6 1 1RD 2SD
10 11 12 13
S C1 1D R
MNA419
10 9 12 11
2D 2CP
SD D CP FF Q RD Q
2Q
8
9
2Q
8
13
2RD
MNA420
Fig.3 IEC logic symbol.
Fig.4 Functional diagram.
2002 Jun 18
4
Philips Semiconductors
Product specification
Dual D-type flip-flop with set and reset; positive-edge trigger
74LVC74A
handbook, full pagewidth
Q C C
C C D C RD SD CP C C
C C Q C
MNA421
Fig.5 Logic diagram (one flip-flop).
2002 Jun 18
5
Philips Semiconductors
Product specification
Dual D-type flip-flop with set and reset; positive-edge trigger
RECOMMENDED OPERATING CONDITIONS SYMBOL VCC VI VO Tamb tr, tf PARAMETER supply voltage input voltage output voltage ambient temperature input rise and fall times VCC = 1.2 to 2.7 V VCC = 2.7 to 3.6 V CONDITIONS for maximum speed performance for low-voltage applications MIN. 2.7 1.2 0 0 -40 0 0
74LVC74A
MAX. 3.6 3.6 5.5 VCC +125 20 10 V V V V
UNIT
C ns/V ns/V
LIMITING VALUES In accordance with the Absolute Maximum Rating System (IEC 60134); voltages are referenced to GND (ground = 0 V). SYMBOL VCC IIK VI IOK VO IO IGND, ICC Tstg Ptot PARAMETER supply voltage input diode current input voltage output diode current output voltage output source or sink current VCC or GND current storage temperature power dissipation per package SO SSOP and TSSOP Note 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. above 70 C derate linearly with 8 mW/K above 60 C derate linearly with 5.5 mW/K - - 500 500 mW mW VI < 0 note 1 VO > VCC or VO < 0 note 1 VO = 0 to VCC CONDITIONS - -0.5 - -0.5 - - -65 MIN. -0.5 MAX. +6.5 -50 +6.5 50 50 100 +150 V mA V mA mA mA C UNIT
VCC + 0.5 V
2002 Jun 18
6
Philips Semiconductors
Product specification
Dual D-type flip-flop with set and reset; positive-edge trigger
DC CHARACTERISTICS Over recommended operating conditions; voltages are referenced to GND (ground = 0 V). TEST CONDITIONS SYMBOL PARAMETER OTHER VIH VIL VOH HIGH-level input voltage LOW-level input voltage HIGH-level VI = VIH or VIL; output voltage IO = -100 A VI = VIH or VIL; IO = -12 mA VI = VIH or VIL; IO = -18 mA VI = VIH or VIL; IO = -24 mA VOL LOW-level VI = VIH or VIL; output voltage IO = 100 A VI = VIH or VIL; IO = 12 mA VI = VIH or VIL; IO = 24 mA ILI ICC ICC input leakage current VCC (V) 1.2 2.7 to 3.6 1.2 2.7 to 3.6 2.7 to 3.6 2.7 3.0 3.0 2.7 to 3.6 2.7 3.0 MIN. VCC 2.0 - - VCC - 0.2 VCC - 0.5 VCC - 0.6 VCC - 0.8 - - - - - - -40 to +85 TYP.(1) - - - - - - - - - - - 0.1 0.1 5 MAX. - - 0 0.8 - - - - 0.2 0.4 0.55 5 10 500 2.0 - - Tamb (C)
74LVC74A
-40 to +125 MIN. VCC MAX. - - 0 0.8 -
UNIT
V V V V V V V V V V V A A A
VCC - 0.3
VCC - 0.65 - VCC - 0.75 - VCC - 1.0 - - - - - - - 0.3 0.6 0.8 20 40 5000
VI = 5.5 V or GND 3.6 3.6 2.7 to 3.6
quiescent VI = VCC or GND; supply current IO = 0 additional VI = VCC - 0.6V; quiescent IO = 0 supply current per input pin
Note 1. All typical values are measured at VCC = 3.3 V and Tamb = 25 C.
2002 Jun 18
7
Philips Semiconductors
Product specification
Dual D-type flip-flop with set and reset; positive-edge trigger
AC CHARACTERISTICS GND = 0 V; tr = tf 2.5 ns. Tamb (C) SYMBOL PARAMETER WAVEFORMS MIN. VCC = 1.2 V tPHL/tPLH propagation delay nCP to nQ, nQ propagation delay nSD to nQ, nQ propagation delay nRD to nQ, nQ VCC = 2.7 V tPHL/tPLH propagation delay nCP to nQ, nQ propagation delay nSD to nQ, nQ propagation delay nRD to nQ, nQ tW trem tsu th fmax clock pulse width HIGH or LOW set or reset pulse width LOW removal time set or reset set-up time nD to nCP hold time nD to nCP maximum clock pulse frequency see Figs 6 and 8 see Figs 7 and 8 see Figs 7 and 8 see Figs 6 and 8 see Figs 7 and 8 see Figs 7 and 8 see Figs 6 and 8 see Figs 6 and 8 see Figs 6 and 8 1.0 1.0 1.0 3.3 3.3 1.5 2.2 1.0 83 2.7 3.2 3.2 - - - - - - 6.0 6.4 6.4 - - - - - - 1.0 1.0 1.0 4.5 4.5 1.5 2.2 1.0 66 see Figs 6 and 8 see Figs 7 and 8 see Figs 7 and 8 - - - 15 15 15 - - - - - - -40 to +85 TYP. MAX.
74LVC74A
-40 to +125 MIN. MAX. - - -
UNIT
ns ns ns
7.5 8.0 8.0 - - - - - -
ns ns ns ns ns ns ns ns MHz
VCC = 3.0 to 3.6 V; note 1 tPHL/tPLH propagation delay nCP to nQ, nQ propagation delay nSD to nQ, nQ propagation delay nRD to nQ, nQ tW trem tsu th fmax tsk(0) Notes 1. Typical values are measured at VCC = 3.3 V. 2. Skew between any two outputs of the same package switching in the same direction. This parameter is guaranteed by design. clock pulse width HIGH or LOW set or reset pulse width LOW removal time set or reset set-up time nD to nCP hold time nD to nCP maximum clock pulse frequency skew see Figs 6 and 8 see Figs 7 and 8 see Figs 7 and 8 see Figs 6 and 8 see Figs 7 and 8 see Figs 7 and 8 see Figs 6 and 8 see Figs 6 and 8 see Figs 6 and 8 note 2 1.0 1.0 1.0 3.3 3.3 1.0 2.0 0.0 150 - 2.5 2.5 2.5 1.3 1.7 -3.0 0.8 -0.7 250 - 5.2 5.4 5.4 - - - - - - 1.0 1.0 1.0 1.0 4.5 4.5 1.0 2.0 0.0 120 - 6.5 7.0 7.0 - - - - - - 1.5 ns ns ns ns ns ns ns ns MHz ns
2002 Jun 18
8
Philips Semiconductors
Product specification
Dual D-type flip-flop with set and reset; positive-edge trigger
AC WAVEFORMS
74LVC74A
handbook, full pagewidth
VI nD input GND th t su 1/fmax VI nCP input GND tW t PHL VOH nQ output VOL VOH nQ output VOL t PLH t PHL VM
MNA422
VM
th t su
VM
t PLH
VM
VM = 1.5 V at VCC 2.7 V; VM = 0.5VCC at VCC < 2.7 V; VOL and VOH are typical output voltage drop that occur with the output load.
Fig.6
The clock input (nCP) to output (nQ, nQ) propagation delays, the clock pulse width, the nD to nCP set-up, the nCP to nD hold times, the output transition times and the maximum clock pulse frequency.
2002 Jun 18
9
Philips Semiconductors
Product specification
Dual D-type flip-flop with set and reset; positive-edge trigger
74LVC74A
handbook, full pagewidth
VI nCP input GND t rem VI nSD input GND tW VI nRD input GND t PLH VOH nQ output VOL VOH nQ output VOL t PHL t PLH VM
MNA423
VM
VM
tW
VM
t PHL
VM
VM = 1.5 V at VCC 2.7 V; VM = 0.5VCC at VCC < 2.7 V; VOL and VOH are typical output voltage drop that occur with the output load.
Fig.7
The set (nSD) and reset (nRD) input to output (nQ, nQ) propagation delays, the set and reset pulse widths and the nRD to nCP removal time.
2002 Jun 18
10
Philips Semiconductors
Product specification
Dual D-type flip-flop with set and reset; positive-edge trigger
74LVC74A
handbook, full pagewidth
S1 VCC PULSE GENERATOR VI D.U.T. RT CL 50 pF RL 500 VO RL 500
2 x VCC open GND
MNA368
VCC 1.2 V 2.7 V 3.0 to 3.6 V
VI VCC 2.7 V 2.7 V
tPLH/tPHL open open open
Definitions for test circuits: RL = Load resistor. CL = Load capacitance including jig and probe capacitance. RT = Termination resistance should be equal to the output impedance Zo of the pulse generator.
Fig.8 Load circuitry for switching times.
2002 Jun 18
11
Philips Semiconductors
Product specification
Dual D-type flip-flop with set and reset; positive-edge trigger
PACKAGE OUTLINES SO14: plastic small outline package; 14 leads; body width 3.9 mm
74LVC74A
SOT108-1
D
E
A X
c y HE vMA
Z 14 8
Q A2 A1 pin 1 index Lp 1 e bp 7 wM L detail X (A 3) A
0
2.5 scale
5 mm
DIMENSIONS (inch dimensions are derived from the original mm dimensions) UNIT mm A max. 1.75 A1 0.25 0.10 A2 1.45 1.25 A3 0.25 0.01 bp 0.49 0.36 c 0.25 0.19 D (1) 8.75 8.55 E (1) 4.0 3.8 0.16 0.15 e 1.27 HE 6.2 5.8 L 1.05 Lp 1.0 0.4 Q 0.7 0.6 0.028 0.024 v 0.25 0.01 w 0.25 0.01 y 0.1 Z (1) 0.7 0.3
0.010 0.057 inches 0.069 0.004 0.049
0.019 0.0100 0.35 0.014 0.0075 0.34
0.244 0.039 0.050 0.041 0.228 0.016
0.028 0.004 0.012
8 0o
o
Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. OUTLINE VERSION SOT108-1 REFERENCES IEC 076E06 JEDEC MS-012 EIAJ EUROPEAN PROJECTION
ISSUE DATE 97-05-22 99-12-27
2002 Jun 18
12
Philips Semiconductors
Product specification
Dual D-type flip-flop with set and reset; positive-edge trigger
74LVC74A
SSOP14: plastic shrink small outline package; 14 leads; body width 5.3 mm
SOT337-1
D
E
A X
c y HE vM A
Z 14 8
Q A2 pin 1 index Lp L 1 bp 7 wM detail X A1 (A 3) A
e
0
2.5 scale
5 mm
DIMENSIONS (mm are the original dimensions) UNIT mm A max. 2.0 A1 0.21 0.05 A2 1.80 1.65 A3 0.25 bp 0.38 0.25 c 0.20 0.09 D (1) 6.4 6.0 E (1) 5.4 5.2 e 0.65 HE 7.9 7.6 L 1.25 Lp 1.03 0.63 Q 0.9 0.7 v 0.2 w 0.13 y 0.1 Z (1) 1.4 0.9 8 0o
o
Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. OUTLINE VERSION SOT337-1 REFERENCES IEC JEDEC MO-150 EIAJ EUROPEAN PROJECTION
ISSUE DATE 96-01-18 99-12-27
2002 Jun 18
13
Philips Semiconductors
Product specification
Dual D-type flip-flop with set and reset; positive-edge trigger
74LVC74A
TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm
SOT402-1
D
E
A
X
c y HE vMA
Z
14
8
Q A2 pin 1 index A1 Lp L (A 3) A
1
e bp
7
wM detail X
0
2.5 scale
5 mm
DIMENSIONS (mm are the original dimensions) UNIT mm A max. 1.10 A1 0.15 0.05 A2 0.95 0.80 A3 0.25 bp 0.30 0.19 c 0.2 0.1 D (1) 5.1 4.9 E (2) 4.5 4.3 e 0.65 HE 6.6 6.2 L 1.0 Lp 0.75 0.50 Q 0.4 0.3 v 0.2 w 0.13 y 0.1 Z (1) 0.72 0.38 8 0o
o
Notes 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. OUTLINE VERSION SOT402-1 REFERENCES IEC JEDEC MO-153 EIAJ EUROPEAN PROJECTION ISSUE DATE 95-04-04 99-12-27
2002 Jun 18
14
Philips Semiconductors
Product specification
Dual D-type flip-flop with set and reset; positive-edge trigger
SOLDERING Introduction to soldering surface mount packages This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011). There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended. Reflow soldering Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method. Typical reflow peak temperatures range from 215 to 250 C. The top-surface temperature of the packages should preferable be kept below 220 C for thick/large packages, and below 235 C for small/thin packages. Wave soldering Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems. To overcome these problems the double-wave soldering method was specifically developed.
74LVC74A
If wave soldering is used the following conditions must be observed for optimal results: * Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave. * For packages with leads on two sides and a pitch (e): - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board; - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves at the downstream end. * For packages with leads on four sides, the footprint must be placed at a 45 angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners. During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Typical dwell time is 4 seconds at 250 C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. Manual soldering Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 C.
2002 Jun 18
15
Philips Semiconductors
Product specification
Dual D-type flip-flop with set and reset; positive-edge trigger
Suitability of surface mount IC packages for wave and reflow soldering methods PACKAGE(1) BGA, LBGA, LFBGA, SQFP, TFBGA, VFBGA HBCC, HBGA, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, HVQFN, HVSON, SMS PLCC(4), SO, SOJ LQFP, QFP, TQFP SSOP, TSSOP, VSO Notes not suitable not suitable(3)
74LVC74A
SOLDERING METHOD WAVE REFLOW(2) suitable suitable suitable suitable suitable
suitable not not recommended(4)(5) recommended(6)
1. For more detailed information on the BGA packages refer to the "(LF)BGA Application Note" (AN01026); order a copy from your Philips Semiconductors sales office. 2. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods". 3. These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface. 4. If wave soldering is considered, then the package must be placed at a 45 angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners. 5. Wave soldering is suitable for LQFP, TQFP and QFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm. 6. Wave soldering is suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.
2002 Jun 18
16
Philips Semiconductors
Product specification
Dual D-type flip-flop with set and reset; positive-edge trigger
DATA SHEET STATUS DATA SHEET STATUS(1) Objective data PRODUCT STATUS(2) Development DEFINITIONS
74LVC74A
This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A.
Preliminary data
Qualification
Product data
Production
Notes 1. Please consult the most recently issued data sheet before initiating or completing a design. 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. DEFINITIONS Short-form specification The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. DISCLAIMERS Life support applications These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.
2002 Jun 18
17
Philips Semiconductors
Product specification
Dual D-type flip-flop with set and reset; positive-edge trigger
NOTES
74LVC74A
2002 Jun 18
18
Philips Semiconductors
Product specification
Dual D-type flip-flop with set and reset; positive-edge trigger
NOTES
74LVC74A
2002 Jun 18
19
Philips Semiconductors - a worldwide company
Contact information For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.
(c) Koninklijke Philips Electronics N.V. 2002
SCA74
All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.
Printed in The Netherlands
613508/03/pp20
Date of release: 2002
Jun 18
Document order number:
9397 750 09838


▲Up To Search▲   

 
Price & Availability of 74LVC74A

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X